发明名称 |
Making ESD diode with P-S/D overlying N-well and P-EPI portion |
摘要 |
An integrated circuit structure includes a semiconductor doped area (NWell) having a first conductivity type, and a layer (PSD) that overlies a portion of said doped area (NWell) and has a doping of an opposite second type of conductivity that is opposite from the first conductivity type of said doped area (NWell), and said layer (PSD) having a corner in cross-section, and the doping of said doped area (NWell) forming a junction beneath said layer (PSD) with the doping of said doped area (NWell) diluted in a vicinity below the corner of said layer (PSD). Other integrated circuits, substructures, devices, processes of manufacturing, and processes of testing are also disclosed. |
申请公布号 |
US9105567(B2) |
申请公布日期 |
2015.08.11 |
申请号 |
US201313886466 |
申请日期 |
2013.05.03 |
申请人 |
TEXAS INSTRUMENTS INCORPORATED |
发明人 |
Chuang Ming-Yeh |
分类号 |
H01L27/02;H01L21/22;H01L29/06;H01L29/861;H01L21/265 |
主分类号 |
H01L27/02 |
代理机构 |
|
代理人 |
Bassuk Lawrence J.;Brill Charles A.;Cimino Frank D. |
主权项 |
1. A process of making an electrostatic discharge diode in an integrated circuit, comprising:
A. forming an N-type buried layer in a semiconductor substrate; B. forming a deep N-type implant region in the substrate extending down from a first level of the substrate to the N-type buried layer; C. forming a first N well region in the substrate and extending down to the N-type buried layer; D. forming a second N well region in the substrate and extending down from the first level of the substrate to the N-type buried layer, the second N well region being formed next to the deep N-type implant region; E. forming a P-type epitaxial region in the substrate and extending down from the first level of the substrate to the N-type buried layer between the first N well region and the second N well region; and F. forming a P-type source/drain region in the substrate over the first N well region and a portion of the P-type epitaxial region. |
地址 |
Dallas TX US |