发明名称 積層パッケージングの改良
摘要 In-process units include upper and lower dielectric substrates and a plurality of microelectronic elements disposed between the upper and lower substrates. Each of the upper and lower substrates includes a plurality of regions. Each region of the upper substrate is aligned with a corresponding region of the lower substrate. At least one of the microelectronic elements is disposed between the upper and lower substrates and each of the regions of the upper and lower substrates has interlayer connection terminals at the surface thereof. Vertically elongated electrical conductors are formed from copper and each extend in a vertical direction away from the surface of a dielectric substrate of one of the upper and lower dielectric substrates and have an end joined with an electrically conductive bonding material to the interlayer connection terminal of the region of an other one of the upper and lower dielectric substrates.
申请公布号 JP5745554(B2) 申请公布日期 2015.07.08
申请号 JP20130032952 申请日期 2013.02.22
申请人 テッセラ,インコーポレイテッド 发明人 ハーバ,ベルガセム;ミッチェル,クレイグ・エス;ベロズ,マスド
分类号 H01L23/12;H01L25/065;H01L25/07;H01L25/18;H05K3/00;H05K3/46 主分类号 H01L23/12
代理机构 代理人
主权项
地址