发明名称 METHODS OF FORMING SEGMENTED VIAS FOR PRINTED CIRCUIT BOARDS
摘要 Novel methods for forming a printed circuit board (PCB) having one or more segmented vias are provided, including improved methods of removing the catalyst after the plating process when forming a segmented via in the PCB. After the electroless plating, excess catalyst on the surface of the plating resist is removed using a catalyst remover, such as an acidic solution that includes at least nitrite or nitrite ion and halogen ion, or the catalyst remover may be an etchant for plating resist, such as alkaline permanganate compound solution or plasma gas comprising at least one of oxygen, nitrogen, argon and tetrafluoromethane, or a mixture of at least two of these gasses. After removal of the excess catalyst, electrolytic plating is then applied to the through holes and the outer layer circuit or signal traces are formed. That is, the etching of paths on the conductive foils/layers of the core structure.
申请公布号 US2015181724(A1) 申请公布日期 2015.06.25
申请号 US201414574138 申请日期 2014.12.17
申请人 Sanmina Corporation 发明人 IKETANI Shinichi;KERSTEN Dale
分类号 H05K3/42;H05K3/06 主分类号 H05K3/42
代理机构 代理人
主权项 1. A method for making a printed circuit board having a segmented plated through hole, comprising: forming a core or sub-composite structure; selectively depositing at least one plating resist on a dielectric layer within the core or sub-composite structure or external to the core or sub-composite structure; forming one or more through holes through the core or sub-composite structure and the plating resist; and applying a catalyzing material to an interior surface of the one or more through holes, the interior surface having a laminate portion and a plating resist portion where only the laminate portion is coated with a conductive material; applying electroless plating to the one or more through holes; removing the catalyzing material from the plating resist portion using a catalyst remover; applying electrolytic plating to the one or more through holes; and forming an outer layer circuit on the external conductive layers.
地址 San Jose CA US