发明名称 Method of fabricating multiple gate stack compositions
摘要 An integrated circuit having multiple different device gate configurations and a method for fabricating the circuit are disclosed. An exemplary embodiment of forming the circuit includes receiving a substrate having a first device region, a second device region, and a third device region. A first interfacial layer is formed over at least a portion of each of the first device region, the second device region, and the third device region. The first interfacial layer is patterned to define a gate stack within the third device region. A second interfacial layer is formed over at least a portion of the second device region. The second interfacial layer is patterned to define a gate stack within the second device region. A third interfacial layer is formed over at least a portion of the first device region. The third interfacial layer defines a gate stack within the first device region.
申请公布号 US9048335(B2) 申请公布日期 2015.06.02
申请号 US201313782720 申请日期 2013.03.01
申请人 Taiwan Semiconductor Manufacturing Company, Ltd. 发明人 Chen Po-Nien;Huang Eric;Hsieh Chi-Hsun;Wu Wei Cheng;Young Bao-Ru;Chuang Harry Hak-Lay
分类号 H01L21/8234;H01L27/088 主分类号 H01L21/8234
代理机构 Haynes and Boone, LLP 代理人 Haynes and Boone, LLP
主权项 1. A method of forming an integrated circuit, the method comprising: receiving a substrate, the substrate having a first region, a second region, and a third region defined thereupon; forming a first interfacial layer over the first region, the second region, and the third region; etching the first interfacial layer to remove a portion of the first interfacial layer from the first region and a portion of the first interfacial layer from the second region, wherein the etching of the first interfacial layer defines a first gate stack having a first gate stack height within the third region, wherein the first gate stack includes: the first interfacial layer having a first thickness,a first dielectric layer on the first interfacial layer,a first capping layer on the first dielectric layer, anda first electrode layer over the first capping layer; forming, after the etching of the first interfacial layer, a second interfacial layer over at least a portion of the second region; etching the second interfacial layer to define a second gate stack within the second region, wherein the second gate stack has the first gate stack height and includes: the second interfacial layer of a second thicknessa second gate dielectric layer on the second interfacial layer;a second capping layer over the second gate dielectric layer; anda second electrode layer over the second capping layer; and forming, after the etching of the second interfacial layer, a third interfacial layer on the substrate over at least a portion of the first region to define a third gate stack within the first region the third gate stack within the first region has the first gate stack height, and wherein the third gate stack includes: the third interfacial layer of a third thickness,a third gate dielectric on the third interfacial layer,a third capping layer over the third gate dielectric, anda third electrode layer over the third capping layer, wherein the first thickness is greater than the second thickness and the second thickness is greater than the third thickness.
地址 Hsin-Chu TW