发明名称 SOLID-STATE IMAGING APPARATUS
摘要 There is a need to provide a solid-state imaging apparatus capable of highly accurately analog-to-digital converting an analog voltage output from a pixel circuit. The solid-state imaging apparatus supplies a counter code to an integral A/D converter. The counter code CD includes 3-phase clock signals and gray signals. The clock signals each have a cycle equal to specified cycle multiplied by 8 and allow phases to shift from each other by specified cycle. The gray signals linearly increase count values at a cycle equal to specified cycle multiplied by 4. The counter code reverses only the logical level of a signal when a count value changes. A count value error can be limited to a minimum.
申请公布号 US2015115135(A1) 申请公布日期 2015.04.30
申请号 US201514588787 申请日期 2015.01.02
申请人 RENESAS ELECTRONICS CORPORATION 发明人 OKURA Shunsuke;SHIDA Koji;KATO Hiroshi
分类号 H04N5/378 主分类号 H04N5/378
代理机构 代理人
主权项 1. A solid-state imaging apparatus comprising: a pixel circuit to output an analog voltage having a level corresponding to an incident light quantity; a reference voltage generation circuit to generate a reference voltage which has a ramp waveform; a counter to generate a counter code by counting a main clock signal; and an integral A/D converter to convert the analog voltage into a digital signal, wherein the integral A/D converter includes: a comparator to compare the reference voltage with the analog voltage; anda latch circuit to latch the counter code based on a comparison result from the comparator when high-low relationship between the reference voltage and the analog voltage reverses, and wherein the counter includes: a Johnson counter to generate first to Mth clock signals corresponding to the main clock signal, the first to Mth clock signals each have a cycle equal to a cycle of the main clock signal multiplied by 2×M and a phase to shift from each other by the cycle of the main clock signal; a binary counter to generate a binary code by counting the first clock signal; and a binary/gray converter to convert the binary code into the gray code, wherein the second through Mth clock signals configure a low-order bit code of the counter code, and wherein the gray code configure a high-order bit code of the counter code.
地址 Kawasaki-shi JP
您可能感兴趣的专利