发明名称 Anordnung zur Korrektur von Verzögerungen bei der Bit-weisen Übertragung von Daten
摘要 1,029,939. Telegraphy. INTERNATIONAL BUSINESS MACHINES CORPORATION. Sept. 30, 1963 [Oct. 15, 1962], No. 38359/63. Heading H4P. In a telegraph exchange a control word is associated with each line for holding data bits and control information. The lines, and hence the stored control words, are scanned sequentially. As described, the scan rate is so fast that an operation on the control word (e.g. removal of one bit forming a character and replacing it with the next bit) takes longer than the relevant control word is available, and the new bit is thus added to the wrong control word. Each control word comprises a number of " correct " and a number of " wrong " bit places, and the invention provides an apparatus wherein a bit entered in the wrong word (i.e. in a " wrong " bit place) is gradually transferred to the " correct " place in the right word. The transference of such a bit from one word to the next takes place direct, whereas the remaining part of the word is passed through the logic section of the exchange and read in to the store in the time-position assigned to that word. In Fig. 1, thirty outgoing lines LA, LB, LC feed remote printers and are scanned in the order A1, A2, A3; B4, B5, B6; C7 &c., but bits are sent only on the first line in each group, i.e. on A1, B4, C7 &c. Whenever a bit is sent to line a new bit is requested from source 1. By the time the new bit arrives on source output 2 the line being scanned will be two ahead of the one for which the new bit was requested. This new bit will therefore be fed in to the wrong control word. Each of the three units MCA comprises a circulating delay line store, this store containing nine ten-bit control words and one bit of the tenth word, the remaining bits of the tenth word being held in a logic unit; the ten words circulate through the store and logic. Whenever bit positions 6, 8 or 10 are read from the store the bits by-pass the logic, which introduces an 8-bit delay, and are read into the store direct. Thus, bit 8 in one word is written into bit-place 10, and on the next circulation passes to bitposition 2. Bit-positions 6, 8, 10 are " wrong " bit-positions. The timing of the arrangement is such that new bits read in to the wrong control word eventually arrive at the right word in position 2. Transference to the right word takes place before the associated line is next required to transmit.
申请公布号 CH428855(A) 申请公布日期 1967.01.31
申请号 CH19630012652 申请日期 1963.10.15
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 RICHARD OETERS,HAROLD;A. HEASSLER,REID
分类号 G06F13/22;H04L5/22;H04L12/54;(IPC1-7):H03K15/34;H04J3/16 主分类号 G06F13/22
代理机构 代理人
主权项
地址
您可能感兴趣的专利