发明名称 FABRICATION PROCESS AND STRUCTURE TO FORM BUMPS ALIGNED ON TSV ON CHIP BACKSIDE
摘要 Disclosed is a fabrication process of fabricating bumps aligned on TSVs on chip backside. A plurality of TSV pillars are embedded inside the semiconductor layer of an IC substrate where the sidewalls the bottom of the TSV pillars toward the chip backside are covered by a dielectric liner. Then, the thickness of the semiconductor layer is reduced from the chip backside to make the bottom portion of the dielectric liner to be exposed from the chip backside by including a first selectively etching. Then, a backside passivation is disposed on the chip backside without disposing on the bottoms of the TSV pillars. Then, the bottom portion of the dielectric liner is removed by a second selectively etching. An UBM layer is disposed on the backside passivation. A plurality of bumps are disposed on the UBM layer where the interface between each bump and each TSV pillar is a central protrusion lumped toward the corresponding bump. Accordingly, the interfaces between the bumps and the TSV pillars offer an increased bonding area to increase adhesion anchoring effects for the bumps bonded on the UBM layer through the central protrusions.
申请公布号 US2015048496(A1) 申请公布日期 2015.02.19
申请号 US201313965993 申请日期 2013.08.13
申请人 Macrotech Technology Inc. ;Powertech Technology Inc. 发明人 CHIU Chao-Shun;CHEN Yen-Chu
分类号 H01L23/00 主分类号 H01L23/00
代理机构 代理人
主权项 1. A fabrication process to form a plurality of bumps aligned on TSVs on chip backside, comprising the steps of: providing an IC substrate having a first surface and a second surface, wherein the first surface is attached to a wafer support system and a plurality of TSV pillars are embedded inside a semiconductor layer of the substrate, wherein a plurality of sidewalls and a plurality of bottoms of the TSV pillars toward the second surface are covered by a dielectric liner; reducing the thickness of the semiconductor layer from the second surface to expose the dielectric liner covering on the bottoms of the TSV pillars by including a first selectively etching; disposing a backside passivation on the second surface, wherein the backside passivation is not disposed on the bottoms of the TSV pillars; removing the dielectric liner exposed on the bottoms of the TSV pillars to expose the bottoms of the TSV pillars without etching the backside passivation by a second selectively etching; disposing an UBM layer on the backside passivation, wherein the UBM layer is bonded with the bottoms of the TSV pillars; and disposing a plurality of bumps on the UBM layer aligned on the TSV pillars, wherein the interface between each bump and each TSV pillar is a central protrusion lumped toward the corresponding bump.
地址 Hsinchu TW