发明名称 Reading core data in a ring bus type multicore system
摘要 The present invention provides a ring bus type multicore system including one memory, a main memory controller for connecting the memory to a ring bus; and multiple cores connected in the shape of the ring bus, wherein each of the cores further includes a cache interface and a cache controller for controlling or managing the interface, and the cache controller of each of the cores connected in the shape of the ring bus executes a step of snooping data on the request through the cache interface; and when the cache of the core holds the data, a step of controlling the core to receive the request and return the data to the requester core, or, when the cache of the core does not hold the data, the main memory controller executes a step of reading the data from the memory and sending the data to the requester core.
申请公布号 US8918590(B2) 申请公布日期 2014.12.23
申请号 US201113311349 申请日期 2011.12.05
申请人 International Business Machines Corporation 发明人 Minami Aya;Miwa Yohichi
分类号 G06F13/00;G06F12/08 主分类号 G06F13/00
代理机构 代理人 Nock James R.
主权项 1. A multicore system in which a requester core makes a read request for data present in a memory, comprising: one memory; a main memory controller for connecting the memory to a ring bus; and a plurality of cores connected to the ring bus, wherein each of the cores further includes a cache interface and a cache controller for controlling the interface, the main memory controller further includes a cache history of all the cores, and in response to the request flowing in a predetermined path direction from the requester core to the main memory controller, the cache controller of each core connected to the ring bus executes: a step of snooping data on the request through the cache interface; and when the cache of the core connected in the predetermined path direction holds the data, a step of controlling the core to receive the request and return the data to the requester core; or when the cache of the core connected in the predetermined path direction does not hold the data, the main memory controller references the history of each core, and when any core connected to the ring bus in a reverse path direction to the predetermined path direction holds corresponding data, the main memory controller executes: a step of sending the request to the cache of the core and causing the cache controller of the core to send the data held in the cache to the requester core; or when no core connected to the ring bus in the reverse path direction to the predetermined path direction holds corresponding data, a step of reading the data from the memory and sending the data to the requester core.
地址 Armonk NY US