发明名称 Frequency synthesizer
摘要 Disclosed is a frequency synthesizer including first and second shift register circuits 3a and 3b each for outputting PLL setting data on a rising edge of a load enable signal, first and second fractional modulators 4a and 4b each for generating dividing number control data on the basis of the PLL setting data in synchronization with a reference signal, and first and second fractional PLL synthesizers 5a and 5b each for generating a high frequency signal according to the PLL setting data, the reference signal, and the dividing number control data. By controlling the timing of the load enable signal, the frequency synthesizer carries out phase control between the high frequency signals generated by the first and second fractional PLL synthesizers 5a and 5b.
申请公布号 US8907704(B2) 申请公布日期 2014.12.09
申请号 US201313966588 申请日期 2013.08.14
申请人 Mitsubishi Electric Corporation 发明人 Kitsukawa Yusuke;Nakamizo Hideyuki;Kawakami Kenji
分类号 H03B21/00;H03L7/197;H03L7/087;H03L7/23 主分类号 H03B21/00
代理机构 Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P. 代理人 Oblon, Spivak, McClelland, Maier & Neustadt, L.L.P.
主权项 1. A frequency synthesizer comprising: a reference oscillator for generating a reference signal; a plurality of clock signal, data signal, and load enable signal generating circuits each for generating a clock signal, a data signal, and a load enable signal in synchronization with said reference signal; a plurality of shift register circuits each for capturing said data signal on rising edges of said clock signal, and for outputting PLL setting data on a rising edge of said load enable signal; a plurality of fractional modulators each for generating dividing number control data on a basis of said PLL setting data in synchronization with said reference signal; and a plurality of fractional PLL synthesizers each for generating a high frequency signal according to said PLL setting data, said reference signal, and said dividing number control data, wherein said frequency synthesizer controls timing of the load enable signals outputted from said plurality of clock signal, data signal, and load enable signal generating circuits to carry out phase control between the high frequency signals generated by said plurality of fractional PLL synthesizers.
地址 Chiyoda-ku JP