发明名称 Device for receiving of high-definition video signal with low-latency transmission over an asynchronous packet network
摘要 A device based on the proposed solution allows high-definition video transmissions with low latency over an asynchronous packet computer network such as Ethernet. The transmitter and receiver comprise a video input or output module, an FPGA board, and an optical transceiver for transmission and reception of a signal over the Ethernet network. The principle of the new device is that the receiver comprises one or more tunable oscillators connected to the FPGA board comprising a module for packet reception, and one or more sets of modules for video data processing.
申请公布号 US8792484(B2) 申请公布日期 2014.07.29
申请号 US201113582836 申请日期 2011.03.21
申请人 CESNET, z.s.p.o. 发明人 Halák Ji{hacek over (r)}í;Ubik Sven;{hacek over (Z)}ejdl Petr
分类号 H04L12/66;H04L29/06;H04N7/26 主分类号 H04L12/66
代理机构 Buchanan Ingersoll & Rooney PC 代理人 Buchanan Ingersoll & Rooney PC
主权项 1. A device for receiving a high-definition video signal with low latency over an asynchronous packet network, comprising: a video output module for video data output through one or more video outputs; an FPGA board; and an optical transceiver for signal reception through an Ethernet interface, wherein the FPGA board comprises a packet reception device that receives packets from the optical transceiver and one or more video data processing module sets, where an independent tunable oscillator with its control input and frequency output is connected across the FPGA board to each module set, where each module set comprises a buffer, whose data input and writing clock input are connected across the packet reception device to the electrical output of the optical transceiver, and whose data output is connected to the input of a video processor, whose output goes through a channel synchronization device to the video output module, and wherein each module set comprises a counter for determining delay of a selected row, whose first input is across a first detector of a selected row in a frame connected to the input of the buffer, and whose second input is across a second detector of a selected row in a frame connected to the output of the video processor, while the output of the counter is connected with an inverting input of a subtractor, whose positive input is connected to a memory of a required regulation value, where the output of the subtractor is connected to an input of a PID regulator, whose output is connected to the control input of the tunable oscillator, whose frequency output is connected to a clock input of the video processor and to a reading clock input of the buffer.
地址 Prague CZ