发明名称 Memory circuit properly workable under low working voltage
摘要 A memory circuit properly workable under low working voltage includes a plurality of write word lines, a plurality of write bit lines, a plurality of read/write word lines, a plurality of read/write bit lines, a plurality of read/write inverted word lines, a plurality of virtual voltage source circuits, a plurality of virtual ground circuits, and a plurality of asymmetrical RAM cells constituting a cell array. The asymmetrical RAM cells are formed of seven transistors, five of which are NMOS transistors and two of which are PMOS transistors. The virtual voltage power source circuit and the virtual ground circuit can reinforce the write-in and read abilities under low working voltage to make the write-in and read actions more stable, decrease leakage current, and lower power consumption.
申请公布号 US8743592(B2) 申请公布日期 2014.06.03
申请号 US201213477437 申请日期 2012.05.22
申请人 National Chung Cheng University 发明人 Wang Jinn-Shyan;Chang Pei-Yao
分类号 G11C11/412 主分类号 G11C11/412
代理机构 代理人
主权项 1. A memory circuit properly workable under low working voltage, comprising: a plurality of write word lines; a plurality of write bit lines; a plurality of read/write word lines; a plurality of read/write bit lines; a plurality of read/write inverted word lines; a plurality of virtual voltage source circuits; a plurality of virtual ground circuits; and a plurality of asymmetrical RAM cells constituting a cell array electrically connected with the write word lines, the write bit lines, the read/write word lines, the read/write bit lines, the read/write inverted word lines, the virtual voltage source circuits, and the virtual ground circuits, each of the asymmetrical RAM cells is formed of seven transistors, five of which are NMOS transistors and two of which are PMOS transistors; wherein the gate of the first PMOS transistor is electrically connected with the drain of the second PMOS transistor, the drain of the second NMOS transistor, the gate of the third NMOS transistor, and the drain of the fourth NMOS transistor, the source of the first PMOS transistor being electrically connected with the virtual voltage source circuit, the drain of the first PMOS transistor being electrically connected with the gate of the second PMOS transistor, the gate of the fourth NMOS transistor, the drain of the first NMOS transistor, and the drain of the fifth NMOS transistor; wherein the source of the second PMOS transistor is electrically connected with an external voltage source; wherein the gate of the first NMOS transistor is electrically connected with the write word line and the source of the first NMOS transistor is electrically connected with the write bit line; wherein the gate of the second NMOS transistor is electrically connected with the read/write word line and the source of the second NMOS transistor is electrically connected with the read/write bit line; wherein the source of the third NMOS transistor is electrically connected with the virtual ground circuit and the drain of the third NMOS transistor is electrically connected with the source of the fifth NMOS transistor; wherein the source of the fourth NMOS transistor is electrically connected with the virtual ground circuit; wherein the gate of the fifth NMOS transistor is electrically connected with the read/write inverted word line.
地址 Chia-Yi TW