发明名称 COHERENCE CONTROLLER SLOT ARCHITECTURE ALLOWING ZERO LATENCY WRITE COMMIT
摘要 This invention speeds operation for coherence writes to shared memory. This invention immediately commits to the memory endpoint coherence write data. Thus this data will be available earlier than if the memory controller stalled this write pending snoop responses. This invention computes write enable strobes for the coherence write data based upon the cache dirty tags. This invention initiates a snoop cycle based upon the address of the coherence write. The stored write enable strobes enable determination of which data to write to the endpoint memory upon a cached and dirty snoop response.
申请公布号 US2014115271(A1) 申请公布日期 2014.04.24
申请号 US201314057205 申请日期 2013.10.18
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 PIERSON MATTHEW D.;CHIRCA KAI;ANDERSON TIMOTHY D.
分类号 G06F12/08 主分类号 G06F12/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利