发明名称 DIGITALLY CONTROLLED DELAY LINE FOR A STRUCTURED ASIC HAVING VIA CONFIGURABLE FABRIC FOR HIGH-SPEED INTERFACE
摘要 A Digitally Controlled Delay Line (DCDL) for a Structured ASIC chip is used to delaying input or output signals into or out of core logic in a Structured ASIC. The DCDL has a multi-stage configuration that in a preferred embodiment comprises two fine delay stages for fine tuning the delay using sub-gate delay through an inverter whose delay can be adjusted with parallel CMOS transistors whose gates are biased with a voltage control signal that is thermometer coded. The fine-tune stages are followed by coarse delay stages that use gate-level delay. A DCDL controller outputs control signals that are Grey coded and converted to thermometer coded control signals by a Binary-to-Thermometer Decoder. The DCDL circuit block and accompanying Structured ASIC are manufactured on a 28 nm CMOS process lithographic node or smaller. A high speed routing fabric using a balanced binary tree is employed with the DCDL.
申请公布号 WO2014059172(A2) 申请公布日期 2014.04.17
申请号 WO2013US64383 申请日期 2013.10.10
申请人 EASIC CORPORATION 发明人 ANDREEV, ALEXANDER;GRIBOK, SERGEY;SERBAN, MARIAN;VERITA, MASSIMO;SIM, KEE-WEI;LEW, KOK-HIN
分类号 H03H17/00 主分类号 H03H17/00
代理机构 代理人
主权项
地址