发明名称 Size and retry programmable multi-synchronous FIFO
摘要 A size and retry programmable multi-synchronous FIFO. In one embodiment, a multi-synchronous FIFO memory generally comprises a selectable number of addressable memory locations for storing information; read control means synchronized by a read clock for controlling pop transactions configured to read from one or more of the selected number of addressable memory locations; write control means synchronized by a write clock asynchronous to the read clock for controlling push transactions to write to one or more of the selected number of addressable memory locations; and selectable transaction retry control means configured to cause read control means to repeat selected pop transactions and/or cause write control means to repeat selected push transactions. In another embodiment a method of retrying a transaction in a multi-synchronous FIFO having a selectable number of addressable memory locations generally comprises the steps of receiving a transaction request; storing the starting address of the transaction register in a start register; executing the transaction; incrementing the starting address in the transaction register after comparing the incremented address to the selected number of addressable memory locations; receiving a retry request; and retrying the transaction.
申请公布号 US8681526(B2) 申请公布日期 2014.03.25
申请号 US20080167064 申请日期 2008.07.02
申请人 SIMON MOSHE B.;MACHNICKI ERIK P.;LONGLEY MARK;CRADLE IP, LLC 发明人 SIMON MOSHE B.;MACHNICKI ERIK P.;LONGLEY MARK
分类号 G11C19/00 主分类号 G11C19/00
代理机构 代理人
主权项
地址