发明名称 Methods to reduce gate contact resistance for AC reff reduction
摘要 A method (and semiconductor device) of fabricating a semiconductor device provides a field effect transistor (FET) with reduced gate contact resistance (and series resistance) for improved device performance. An impurity is implanted or deposited in the gate stack in an impurity region between the metal gate electrode and the gate contact layer. An anneal process is performed that converts the impurity region into a segregation layer which lowers the schottky barrier height (SBH) of the interface between the metal gate electrode (e.g., silicide) and gate contact layer (e.g., amorphous silicon). This results in lower gate contact resistance and effectively lowers the device's AC Reff.
申请公布号 US8674457(B2) 申请公布日期 2014.03.18
申请号 US20100806354 申请日期 2010.08.11
申请人 TOH ENG HUAT;QUEK ELGIN;YIN CHUNSHAN;TAN CHUNG FOONG;LEE JAE GON;GLOBALFOUNDRIES SINGAPORE PTE., LTD. 发明人 TOH ENG HUAT;QUEK ELGIN;YIN CHUNSHAN;TAN CHUNG FOONG;LEE JAE GON
分类号 H01L21/336;H01L29/78 主分类号 H01L21/336
代理机构 代理人
主权项
地址