发明名称 Adaptive multi-bit error correction in endurance limited memories
摘要 Multi-bit stuck-at fault error recovery can be enabled by adaptive multi-bit error correction method, in which the overhead of error correction hardware is reduced without affecting the lifetime of the memory device. Error correction logic hardware is decoupled from memory blocks. An error correction logic block is partitioned such that error correction logic entries support different number of error correction capabilities based on the probability of occurrence of the different number of errors in different memory blocks. Faulty memory blocks are mapped to appropriate error correction logic entries. The mapping can be one-to-one or many-to-one depending on embodiments. The adaptive partitioning of the error correction logic entries can be configured to match projected statistical distribution of errors in logic blocks, and can reduce the total error correction logic overhead, provide sufficient error correction, and/or extend the lifetime of the memory device.
申请公布号 GB2505823(A) 申请公布日期 2014.03.12
申请号 GB20130022155 申请日期 2012.04.11
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 JUDE A RIVERS;VIJAYALAKSHMI SRINVASAN
分类号 G11C29/52;G06F11/10;G11C29/00;G11C29/02 主分类号 G11C29/52
代理机构 代理人
主权项
地址