发明名称 Techniques for gate workfunction engineering to reduce short channel effects in planar CMOS devices
摘要 In one aspect, a CMOS device is provided. The CMOS device includes a SOI wafer having a SOI layer over a BOX; one or more active areas formed in the SOI layer in which one or more FET devices are formed, each of the FET devices having an interfacial oxide on the SOI layer and a gate stack on the interfacial oxide layer, the gate stack having (i) a conformal gate dielectric layer present on a top and sides of the gate stack, (ii) a conformal gate metal layer lining the gate dielectric layer, and (iii) a conformal workfunction setting metal layer lining the conformal gate metal layer. A volume of the conformal gate metal layer and/or a volume of the conformal workfunction setting metal layer present in the gate stack are/is proportional to a length of the gate stack.
申请公布号 US8659084(B1) 申请公布日期 2014.02.25
申请号 US201213617283 申请日期 2012.09.14
申请人 CHANG JOSEPHINE B.;LAUER ISAAC;LIN CHUNG-HSUN;SLEIGHT JEFFREY W.;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHANG JOSEPHINE B.;LAUER ISAAC;LIN CHUNG-HSUN;SLEIGHT JEFFREY W.
分类号 H01L27/092 主分类号 H01L27/092
代理机构 代理人
主权项
地址