发明名称 Semiconductor device having a pixel matrix circuit that includes a pixel TFT and a storage capacitor
摘要 In a CMOS circuit formed on a substrate 100, a subordinate gate wiring line (a first wiring line) 102a and main gate wiring line (a second wiring line) 113a are provided in an n-channel TFT. The LDD regions 107a and 107b overlap the first wiring line 102a and not overlap the second wiring line 113a. Thus, applying a gate voltage to the first wiring line forms the GOLD structure, while not applying forms the LLD structure. In this way, the GOLD structure and the LLD structure can be used appropriately in accordance with the respective specifications required for the circuits.
申请公布号 US8643015(B2) 申请公布日期 2014.02.04
申请号 US201213443585 申请日期 2012.04.10
申请人 YAMAZAKI SHUNPEI;YAMAZAKI YU;KOYAMA JUN;IKEDA TAKAYUKI;SHIBATA HIROSHI;KITAKADO HIDEHITO;FUKUNAGA TAKESHI;SEMICONDUCTOR ENERGY LABORATORY CO., LTD. 发明人 YAMAZAKI SHUNPEI;YAMAZAKI YU;KOYAMA JUN;IKEDA TAKAYUKI;SHIBATA HIROSHI;KITAKADO HIDEHITO;FUKUNAGA TAKESHI
分类号 H01L29/04 主分类号 H01L29/04
代理机构 代理人
主权项
地址