发明名称 Fluorine implant under isolation dielectric structures to improve bipolar transistor performance and matching
摘要 A method of fabricating an integrated circuit including bipolar transistors that reduces the effects of transistor performance degradation and transistor mismatch caused by charging during plasma etch, and the integrated circuit so formed. A fluorine implant is performed at those locations at which isolation dielectric structures between base and emitter are to be formed, prior to formation of the isolation dielectric. The isolation dielectric structures may be formed by either shallow trench isolation, in which the fluorine implant is performed after trench etch, or LOCOS oxidation, in which the fluorine implant is performed prior to thermal oxidation. The fluorine implant may be normal to the device surface or at an angle from the normal. Completion of the integrated circuit is then carried out, including the use of relatively thick copper metallization requiring plasma etch.
申请公布号 US8609501(B2) 申请公布日期 2013.12.17
申请号 US201213451355 申请日期 2012.04.19
申请人 TIAN WEIDONG;CHUANG MING-YEH;AGGARWAL RAJNI J.;TEXAS INSTRUMENTS INCORPORATED 发明人 TIAN WEIDONG;CHUANG MING-YEH;AGGARWAL RAJNI J.
分类号 H01L21/331 主分类号 H01L21/331
代理机构 代理人
主权项
地址