发明名称 Digital phase locked loop device and method in wireless communication system
摘要 A digital Phase Locked Loop (PLL) in a wireless communication system is provided. The PLL includes a Digitally Controlled Oscillator (DCO), a divider, a Phase Frequency Detector (PFD), a Time to Digital Converter (TDC), a delay comparator, and a level scaler. The DCO generates a frequency signal depending on an input Digital Tuning Word (DTW). The divider divides the frequency signal at an integer ratio. The PFD generates a signal representing a phase difference between a divided frequency signal and a reference signal. The TDC measures a time interval of the phase difference using the signal representing the phase difference. The delay comparator calculates a time interval in the case where rising edges coincide from values measured by the TDC. The level scaler generates a DTW that operates the DCO using a digital code representing the time interval.
申请公布号 US8604851(B2) 申请公布日期 2013.12.10
申请号 US201113817816 申请日期 2011.08.19
申请人 LEE KANG-YOON;PU YOUNG-GUN;PARK AN-SOO;PARK JOON-SUNG;LEE JAE-SUP;SAMSUNG ELECTRONICS CO., LTD.;KONKUK UNIVERSITY INDUSTRIAL COOPERATION CORP 发明人 LEE KANG-YOON;PU YOUNG-GUN;PARK AN-SOO;PARK JOON-SUNG;LEE JAE-SUP
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址