发明名称 Gate height loss improvement for a transistor
摘要 The present disclosure provides a method of fabricating a semiconductor device. The method includes forming a first gate structure over an iso region of a substrate and a second gate structure over a dense region of the substrate. The dense region has a greater pattern density than the iso region. The first and second gate structures each have a respective hard mask disposed thereon. The method includes removing the hard masks from the first and second gate structures. The removal of the hard mask from the second gate structure causes an opening to be formed in the second gate structure. The method includes performing a deposition process followed by a first polishing process to form a sacrificial component in the opening. The method includes performing a second polishing process to remove the sacrificial component and portions of the first and second gate structures.
申请公布号 US8598028(B2) 申请公布日期 2013.12.03
申请号 US201113335771 申请日期 2011.12.22
申请人 TU CHE-HAO;LIU CHI-JEN;WANG TZU-CHUNG;HONG WEILUN;CHEN YING-TSUNG;CHEN LIANG-GUANG;TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. 发明人 TU CHE-HAO;LIU CHI-JEN;WANG TZU-CHUNG;HONG WEILUN;CHEN YING-TSUNG;CHEN LIANG-GUANG
分类号 H01L21/3205;H01L21/20 主分类号 H01L21/3205
代理机构 代理人
主权项
地址
您可能感兴趣的专利