发明名称 |
Methods for memory interface calibration |
摘要 |
Integrated circuits with memory interface circuitry may be provided. Prior to calibration, a number of samples may be determined by computing probability density function curves as a function of timing window edge asymmetry for different degrees of oversampling. During calibration, duty cycle distortion in data strobe signals may be corrected by selectively delaying the data strobe rising or falling edges. A data clock signal that is used for generating data signals may also suffer from duty cycle distortion. The rising and falling edges of the data clock signal may be selectively delayed to correct for duty cycle distortion. The data path through which the data signals are routed may be adjusted to equalize rising and falling transitions to minimize data path duty cycle distortion. Multi-rank calibration may be performed by calibrating to an intersection of successful settings that allow each memory rank to pass memory operation tests.
|
申请公布号 |
US8588014(B1) |
申请公布日期 |
2013.11.19 |
申请号 |
US201113149583 |
申请日期 |
2011.05.31 |
申请人 |
FUNG RYAN;MANOHARARAJAH VALAVAN;ALTERA CORPORATION |
发明人 |
FUNG RYAN;MANOHARARAJAH VALAVAN |
分类号 |
G11C7/00 |
主分类号 |
G11C7/00 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|