发明名称 BUTTED CONTACT SHAPE TO IMPROVE SRAM LEAKAGE CURRENT
摘要 The present disclosure relates to an SRAM memory cell. The SRAM memory cell has a semiconductor substrate with an active area and a gate region positioned above the active area. A butted contact extends along a length (i.e., the larger dimension of the butted contact) from a position above the active area to a position above the gate region. The butted contact contains a plurality of distinct regions having different widths (i.e., the smaller dimensions of the butted contact), such that a region spanning the active area and gate region has width less than the regions in contact with the active area or gate region. By making the width of the region spanning the active area and gate region smaller than the regions in contact with the active area or gate, the etch rate is reduced at a junction of the gate region with the active area, thereby preventing etch back of the gate material and leakage current.
申请公布号 US2013299905(A1) 申请公布日期 2013.11.14
申请号 US201213470496 申请日期 2012.05.14
申请人 LEE TZYH-CHEANG;TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. 发明人 LEE TZYH-CHEANG
分类号 H01L27/11;H01L21/336;H01L27/088 主分类号 H01L27/11
代理机构 代理人
主权项
地址