发明名称 Single chip frame buffer and graphics accelerator
摘要 A single chip display processor comprised of a dynamic random access memory (DRAM) for storing at least one of graphics and video pixel data, a pixel data unit (PDU) for processing the pixel data, integrated in the same integrated circuit (IC) chip as the DRAM, the IC chip further comprising a massively parallel bus for transferring blocks of pixel data at the same time from the DRAM to the PDU, whereby the PDU can process the blocks of pixel data for subsequent display of processed pixel data.
申请公布号 USRE44589(E1) 申请公布日期 2013.11.12
申请号 US20100819467 申请日期 2010.06.21
申请人 DERBYSHIRE JAMES H.;GILLINGHAM PETER B.;TORRANCE RANDY R.;O'CONNELL CORMAC M.;MOSAID TECHNOLOGIES INCORPORATED 发明人 FIELDER DENNIS A.;DERBYSHIRE JAMES H.;GILLINGHAM PETER B.;TORRANCE RANDY R.;O'CONNELL CORMAC M.
分类号 G06F13/14;G06T1/20;G06F3/153;G06F12/00;G06F12/02;G06F13/16;G06F15/00;G09G5/00;G09G5/36;G09G5/39;G11C7/10;G11C11/401;G11C11/4093;G11C11/4096;H01L27/10 主分类号 G06F13/14
代理机构 代理人
主权项
地址