发明名称 Method for manufacturing wafer of integrated circuit, involves extending doped area along lower edges from vertical gate to form source area in transistors of cell memories so that transistors comprise channel areas
摘要 <p>The method involves producing a vertical gate (SGC) in a semiconductor substrate (PW), and establishing a doped area, which is formed as an insulating layer (NISO). The doped area is extended along two lower edges from the vertical gate to form a source area (S) in two selection transistors (ST31, ST32) of two cell memories such that the selection transistors of the cell memories comprise two channel areas (CH2) between another doped area i.e. drain area (n2), and the former doped area, where the channel areas are vertically extended on sides of the vertical gate. An independent claim is also included for an integrated circuit.</p>
申请公布号 FR2987697(A1) 申请公布日期 2013.09.06
申请号 FR20120051968 申请日期 2012.03.05
申请人 STMICROELECTRONICS (ROUSSET) SAS 发明人 LA ROSA FRANCESCO;PIZZUTO OLIVIER;NIEL STEPHAN;BOIVIN PHILIPPE;FORNARA PASCAL;LOPEZ LAURENT;REGNIER ARNAUD
分类号 H01L21/8246;H01L23/12;H01L27/112 主分类号 H01L21/8246
代理机构 代理人
主权项
地址