发明名称 Bufferless routing in on-chip interconnection networks
摘要 As microprocessors incorporate more and more devices on a single chip, dedicated buses have given way to on-chip interconnection networks ("OCIN"). Routers in a bufferless OCIN as described herein rank and prioritize flits. Flits traverse a productive path towards their destination or undergo temporary deflection to other non-productive paths, without buffering. Eliminating the buffers of on-chip routers reduces power consumption and heat dissipation while freeing up chip surface area for other uses. Furthermore, bufferless design enables purely local flow control of data between devices in the on-chip network, reducing router complexity and enabling reductions in router latency. Router latency reductions are possible in the bufferless on-chip routing by using lookahead links to send data between on-chip routers contemporaneously with flit traversals.
申请公布号 US8509078(B2) 申请公布日期 2013.08.13
申请号 US20090370467 申请日期 2009.02.12
申请人 MOSCIBRODA THOMAS;MUTLU ONUR;MICROSOFT CORPORATION 发明人 MOSCIBRODA THOMAS;MUTLU ONUR
分类号 H04L12/26 主分类号 H04L12/26
代理机构 代理人
主权项
地址