发明名称 Method for improving transistor performance through reducing the salicide interface resistance
摘要 An embodiment of the invention reduces the external resistance of a transistor by utilizing a silicon germanium alloy for the source and drain regions and a nickel silicon germanium self-aligned silicide (i.e., salicide) layer to form the contact surface of the source and drain regions. The interface of the silicon germanium and the nickel silicon germanium silicide has a lower specific contact resistivity based on a decreased metal-semiconductor work function between the silicon germanium and the silicide and the increased carrier mobility in silicon germanium versus silicon. The silicon germanium may be doped to further tune its electrical properties. A reduction of the external resistance of a transistor equates to increased transistor performance both in switching speed and power consumption.
申请公布号 US8482043(B2) 申请公布日期 2013.07.09
申请号 US20090655341 申请日期 2009.12.29
申请人 MURTHY ANAND;BOYANOV BOYAN;GLASS GLENN A;HOFFMAN THOMAS;INTEL CORPORATION 发明人 MURTHY ANAND;BOYANOV BOYAN;GLASS GLENN A;HOFFMAN THOMAS
分类号 H01L21/00;H01L21/285;H01L21/336;H01L29/78 主分类号 H01L21/00
代理机构 代理人
主权项
地址