发明名称 SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
摘要 In a clear period, transistors NT38 and PT38 turn on and state retention nodes HQ and H/Q are cleared to an L level and an H level, respectively. In this clear period, a transistor NT21 is off. Consequently, a precharge node PS maintains itself at an H level. Thus, transistors PT31 and NT32 are off, thereby preventing a short circuit from occurring in a clear period. A short circuit is also prevented from occurring in a preset period.
申请公布号 US2013162323(A1) 申请公布日期 2013.06.27
申请号 US201313767694 申请日期 2013.02.14
申请人 KABUSHIKI KAISHA TOSHIBA;KABUSHIKI KAISHA TOSHIBA 发明人 TEH CHEN KONG
分类号 H03K3/36 主分类号 H03K3/36
代理机构 代理人
主权项
地址