发明名称 SEMICONDUCTOR MEMORY DEVICE HAVING OPEN BIT LINE STRUCTURE
摘要 A semiconductor memory device has an array structure of an open bit line structure and comprises a plurality of normal memory mats, two dummy mats and a plurality of rows of sense amplifiers. The normal memory mat includes a plurality of memory cells and arranged in a bit line extending direction, while the dummy mat includes a plurality of dummy cells and arranged in a bit line extending direction at both ends of the plurality of normal memory mats. The rows of sense amplifiers are arranged between the normal memory mats and between each of the normal memory mats and each of the dummy mats. A first predetermined number of the dummy cells, the number of which is smaller than a number of the memory cells arranged along each bit line of the normal memory mats, are arranged along each bit line of the dummy mats.
申请公布号 US2013148412(A1) 申请公布日期 2013.06.13
申请号 US201313759677 申请日期 2013.02.05
申请人 ELPIDA MEMORY, INC.;ELPIDA MEMORY, INC. 发明人 OHGAMI TAKESHI
分类号 G11C11/4091 主分类号 G11C11/4091
代理机构 代理人
主权项
地址
您可能感兴趣的专利