发明名称 Adaptive clock recovery with step-delay pre-compensation
摘要 An adaptive clock recovery (ACR) subsystem processes an input phase signal indicative of jittery packet arrival times to generate a relatively smooth and bounded output phase signal that can be used to generate a relatively stable recovered clock signal. The input phase signal is also processed to detect and measure step-delays corresponding, for example, to path changes in the network routing of the packets. Step-delay pre-compensation is performed, in which the input phase signal is phase-adjusted, upstream of the ACR subsystem, based on the sign and magnitude of each detected step-delay. As a result, the ACR subsystem is substantially oblivious to the existence of such step-delays.
申请公布号 US8462819(B2) 申请公布日期 2013.06.11
申请号 US20100729606 申请日期 2010.03.23
申请人 BEDROSIAN P. STEPHAN;LSI CORPORATION 发明人 BEDROSIAN P. STEPHAN
分类号 H04J3/06;G01R31/08;G06F11/00;G08C15/00;H04J1/16;H04J3/14;H04J3/24;H04L1/00;H04L12/26;H04L12/28 主分类号 H04J3/06
代理机构 代理人
主权项
地址