发明名称 Microprocessor with first processor for debugging second processor
摘要 A microprocessor integrated circuit includes first and second processors, an internal memory accessible by the first and second processors, and a bus interface unit configured to interface to a bus external to the microprocessor for providing access to a memory external to the microprocessor. The bus interface unit, external bus, and external memory are accessible by the second processor but are inaccessible by the first processor. The first processor writes debug information to the internal memory. The first processor detects an event and provides a notification of the event to the second processor. The second processor, coupled to the bus interface unit, executes microcode in response to the event notification received from the first processor. The microcode reads the debug information from the internal memory and writes the debug information to the external memory via the bus interface unit and external bus for use in debugging the second processor.
申请公布号 US8443175(B2) 申请公布日期 2013.05.14
申请号 US20100748753 申请日期 2010.03.29
申请人 HENRY G. GLENN;CHEN JUI-SHUAN;VIA TECHNOLOGIES, INC. 发明人 HENRY G. GLENN;CHEN JUI-SHUAN
分类号 G06F15/00;G06F7/38;G06F9/00;G06F9/44;G06F11/00;G06F15/76 主分类号 G06F15/00
代理机构 代理人
主权项
地址