发明名称 High-Speed Non-Integer Frequency Divider Circuit
摘要 The invention relates to a high-speed non-integer frequency divider circuit for use in generating frequencies in a communication device, comprising: at least four bi-stable memory devices each having an input terminal, a clock terminal and an output terminal for outputting an output signal. The high-speed non-integer frequency divider circuit is characterized in that the at least four bi-stable memory devices are arranged in a cascaded chain such that each bi-stable memory device following the first bi-stable memory device receives the output signal of a previous bi-stable memory device in the cascaded chain at its input terminal and such that at least one of the output signals of the last bi-stable memory device is used to control the input terminal of the first bi-stable memory device, and in that the frequency divider circuit further comprises a clocking arrangement adapted to provide an in-phase clock signal, a quadrature clock signal, an inverse of the in-phase clock signal and an inverse of the quadrature clock signal to the clock terminals of each of the at least four bi-stable memory devices such that a combination of output signals from the at least bi-stable memory devices produces a frequency divided output signal of the frequency divider circuit having a frequency division ratio of fourths of the frequency of the in-phase clock signal. The invention also relates to a frequency synthesizer and a communication device.
申请公布号 US2012313674(A1) 申请公布日期 2012.12.13
申请号 US200913392663 申请日期 2009.09.02
申请人 MALMCRONA ADAM;NYLEN TOMAS;TELEFONAKTIEBOLAGET LM ERICSSON (PUBL) 发明人 MALMCRONA ADAM;NYLEN TOMAS
分类号 H03B19/00 主分类号 H03B19/00
代理机构 代理人
主权项
地址