发明名称 REDUCED S/D CONTACT RESISTANCE OF III-V MOSFET USING LOW TEMPERATURE METAL-INDUCED CRYSTALLIZATION OF n+ Ge
摘要 Embodiments of this invention provide a method to fabricate an electrical contact. The method includes providing a substrate of a compound Group III-V semiconductor material having at least one electrically conducting doped region adjacent to a surface of the substrate. The method further includes fabricating the electrical contact to the at least one electrically conducting doped region by depositing a single crystal layer of germanium over the surface of the substrate so as to at least partially overlie the at least one electrically conducting doped region, converting the single crystal layer of germanium into a layer of amorphous germanium by implanting a dopant, forming a metal layer over exposed surfaces of the amorphous germanium layer, and performing a metal-induced crystallization (MIC) process on the amorphous germanium layer having the overlying metal layer to convert the amorphous germanium layer to a crystalline germanium layer and to activate the implanted dopant. The electrical contact can be a source or a drain contact of a transistor.
申请公布号 US2012193687(A1) 申请公布日期 2012.08.02
申请号 US201113017127 申请日期 2011.01.31
申请人 KIM JEEHWAN;PARK JIN-HONG;SADANA DEVENDRA;SHIU KUEN-TING;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 KIM JEEHWAN;PARK JIN-HONG;SADANA DEVENDRA;SHIU KUEN-TING
分类号 H01L29/772;H01L21/28 主分类号 H01L29/772
代理机构 代理人
主权项
地址