发明名称 HALF CYCLE DELAY LOCKED LOOP AND ITS USE IN A FREQUENCY MULTIPLIER
摘要 <p>An integrated circuit for a half cycle delay locked loop is disclosed. The integrated circuit includes an input node coupled to an oscillator having a clock cycle of M. The integrated circuit also includes N delay elements outputting N different phase-shifted signals, where a total delay introduced by the N delay elements is M/2. The integrated circuit also includes a plurality of inverters, each coupled to an output of one of the N delay elements, where the plurality is less than N. The integrated circuit also includes a phase detector coupled to the input node and an inverted Nth phase-shifted signal. The integrated circuit also includes a charge pump coupled to the phase detector and the delay elements.</p>
申请公布号 WO2012099992(A1) 申请公布日期 2012.07.26
申请号 WO2012US21767 申请日期 2012.01.18
申请人 QUALCOMM INCORPORATED;YANG, BO 发明人 YANG, BO
分类号 H03L7/081;H03L7/16 主分类号 H03L7/081
代理机构 代理人
主权项
地址