发明名称 Array-Based Integrated Circuit with Reduced Proximity Effects
摘要 An integrated circuit and method of generating a layout for an integrated circuit in which circuitry peripheral to an array of repetitive features, such as memory or logic cells, is realized according to devices constructed similarly as the cells themselves, in one or more structural levels. The distance over which proximity effects are caused in various levels is determined. Those proximity effect distances determine the number of those features to be repeated outside of and adjacent to the array for each level, within which the peripheral circuitry is constructed to match the construction of the repetitive features in the array.
申请公布号 US2012106225(A1) 申请公布日期 2012.05.03
申请号 US20100913479 申请日期 2010.10.27
申请人 DENG XIAOWEI;LOH WAH KIT;SESHADRI ANAND;BLAKE TERENCE G. W.;TEXAS INSTRUMENTS INCORPORATED 发明人 DENG XIAOWEI;LOH WAH KIT;SESHADRI ANAND;BLAKE TERENCE G. W.
分类号 G11C5/02;G06F17/50 主分类号 G11C5/02
代理机构 代理人
主权项
地址