发明名称 Circuit topologies for high speed, low cost optical transceiver components
摘要 A topology for optical transceiver components comprises an electrical signal interface stage, a data timing and signal reformatting stage, and an optical fiber interface stage. Unlike transceiver components known in the art, functions having signals with the most jitter are partitioned into the electrical signal interface stage. Data timing functions, for example retiming or clock and data recovery, are included in the data timing and reformatting stage. Output jitter from the data timing and signal reformatting stage is approximately equal to jitter in a clock signal, enabling use of semiconductor components having jitter greater than SONET limits and thereby increasing a value of production yield. Embodiments of the invention are well suited for 40 G transmitters and receivers in nonconnectorized surface mount packages. 40 G transceivers built in accord with the invention are expected to have lower cost, smaller size, and higher production yield than 40 G transceivers known in the art.
申请公布号 US8145059(B2) 申请公布日期 2012.03.27
申请号 US20080074239 申请日期 2008.02.28
申请人 YU RUAI;GTRAN CORPORATION 发明人 YU RUAI
分类号 H04B10/00 主分类号 H04B10/00
代理机构 代理人
主权项
地址