发明名称 Interconnect structure for programmable logic device
摘要 A programmable gate array with an improved interconnect structure facilitates multi-source networks, communication of signals long distances across the array, and creation of networks in a symmetrical interconnect structure. The interconnect includes direct connections for each configurable logic block in the array to eight neighbors, including adjacent configurable logic blocks and next adjacent configurable logic blocks. Also, the interconnect includes uncommitted long lines which are driven by outputs of configurable logic blocks but not committed through the interconnect to inputs of any specific logic block. Rather, the uncommitted long lines are committed to connections to other segments of the interconnect. The interconnect structure also includes staggered switching matrices at the intersections of the horizontal and vertical buses in the interconnect. Repowering buffers that are configurable in both directions are associated with bidirectional lines in the interconnect, and include a bypass path. The interconnect provides for communication of control signals from off the chip, from any configurable logic block in the array, and from the input/output structures in the array to any or all other configurable logic blocks and input/output blocks in the array. Further, the interconnect structure has programmable interconnection between long lines and bidirectional general interconnect segments.
申请公布号 US5255203(A) 申请公布日期 1993.10.19
申请号 US19900538211 申请日期 1990.06.14
申请人 ADVANCED MICRO DEVICES, INC. 发明人 AGRAWAL, OM P.;WRIGHT, MICHAEL J.
分类号 H03K19/173;H03K19/177;(IPC1-7):H03K17/693 主分类号 H03K19/173
代理机构 代理人
主权项
地址