发明名称 MOLD DESIGN AND SEMICONDUCTOR PACKAGE
摘要 A chip package includes a carrier having a first and a second major surface. The first major surface includes an active region surrounded by an inactive region. The chip package includes contact pads in the active region for mating with chip contacts of a chip. A support structure is disposed on the inactive region of the first major surface. The support structure forms a dam that surrounds the active region. When a chip or chip stack is mounted in the active region, spacing exists between the dam and the chip or chip stack. The spacing creates convention paths for heat dissipation.
申请公布号 US2012018869(A1) 申请公布日期 2012.01.26
申请号 US201113244630 申请日期 2011.09.25
申请人 KOLAN RAVI KANTH;LIU HAO;TOH CHIN HOCK;UNITED TEST AND ASSEMBLY CENTER LTD. 发明人 KOLAN RAVI KANTH;LIU HAO;TOH CHIN HOCK
分类号 H01L23/48;H01L21/50 主分类号 H01L23/48
代理机构 代理人
主权项
地址