发明名称 VOLATILE MEMORY ELEMENTS WITH SOFT ERROR UPSET IMMUNITY
摘要 <p>Memory elements are provided that exhibit immunity to soft error upset events when subjected to high-energy atomic particle strikes. The memory elements may each have ten transistors including two address transistors and four transistor pairs that are interconnected to form a bistable element. Clear lines such as true and complement clear lines may be routed to positive power supply terminals and ground power supply terminals associated with certain transistor pairs. During clear operations, some or all of the transistor pairs can be selectively depowered using the clear lines. This facilitates clear operations in which logic zero values are driven through the address transistors and reduces cross-bar current surges.</p>
申请公布号 EP2409301(A1) 申请公布日期 2012.01.25
申请号 EP20100753830 申请日期 2010.01.19
申请人 ALTERA CORPORATION 发明人 PEDERSEN, BRUCE, B.
分类号 G11C11/412 主分类号 G11C11/412
代理机构 代理人
主权项
地址