发明名称 Dual frequency divider having phase-shifted inputs and outputs
摘要 A distributed charge pump system uses a delay element and frequency dividers to generate out of phase pump clock signals that drive different charge pumps, to offset peak current clock edges for each charge pump and thereby reduce overall peak power. Clock signal division and phase offset may be extended to multiple levels for further smoothing of the pump clock signal transitions. A dual frequency divider may be used which receives the clock signal and its complement, and generates two divided signals that are 90° out of phase. In an illustrative embodiment the clock generator comprises a variable-frequency clock source, and a voltage regulator senses an output voltage of the charge pumps, generates a reference voltage based on a currently selected frequency of the variable-frequency clock source, and temporarily disables the charge pumps (by turning off local pump clocks) when the output voltage is greater than the reference voltage.
申请公布号 US8102194(B2) 申请公布日期 2012.01.24
申请号 US20100860302 申请日期 2010.08.20
申请人 GEBARA FADI H.;KUANG JENTE B.;MATHEWS ABRAHAM;INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GEBARA FADI H.;KUANG JENTE B.;MATHEWS ABRAHAM
分类号 H03K3/01 主分类号 H03K3/01
代理机构 代理人
主权项
地址