发明名称 DIGITAL PHASE-LOCKED LOOP CLOCK SYSTEM
摘要 A clock system includes a digital phase/frequency detector (DPFD), a buffer, a digitally-controlled oscillator (DCO) including a sigma-delta modulator (SDM), an adder, a first frequency divider. The DPFD may have a first input for a reference input clock, a second input for a feedback signal, the DPFD generating an output representing a difference between the reference input clock and the feedback signal. The buffer may be coupled to the DPFD for accumulating the difference signal over time. The sigma-delta modulator (SDM) may have a control input coupled to the buffer. The adder may have inputs coupled to the (SDM) and a source of an integer control word. The first frequency divider may have an input for a clock signal and a control input coupled to the adder, the DCO generating an output clock signal having an average frequency representing a frequency of the input clock signal divided by (N+F/M), wherein N is determined by the integer control word and F/M is determined by an output of the SDM. The system clock also may include a second frequency divider coupled to the DCO output clock signal outputting the feedback signal to the DPFD.
申请公布号 US2012013406(A1) 申请公布日期 2012.01.19
申请号 US20100838719 申请日期 2010.07.19
申请人 ZHU DAN;NELSON REUBEN PASCAL;RAITHATHA TIMIR;PALMER WYN;CAVEY JOHN;ZHENG ZIWEI;ANALOG DEVICES, INC. 发明人 ZHU DAN;NELSON REUBEN PASCAL;RAITHATHA TIMIR;PALMER WYN;CAVEY JOHN;ZHENG ZIWEI
分类号 H03L7/00;H03B19/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址