发明名称 HIGH JITTER AND FREQUENCY DRIFT TOLERANT CLOCK DATA RECOVERY
摘要 In a method for recovery of a clock from a received digital data stream and an apparatus for recovering a clock from a received digital data stream, phase-shifted clock signals are generated from a receiver's clock. After selecting one of the phase-shifted clock signals, two other phase-shifted clock signals are determined. Depending on sample values taken at rising/falling edges of the three selected phase-shifted clock signals, counter values are increased and compared. The selection of phase-shifted clock signals and the steps of sampling the input digital data stream, comparing the values and increasing counter values, if required, are repeatedly performed until the comparison result of the counter values indicates that one of the latter determined phase-shifted clock signals strobes the received digital data stream in the centre of a bit period.
申请公布号 US2011273215(A1) 申请公布日期 2011.11.10
申请号 US20100841096 申请日期 2010.07.21
申请人 STMICROELECTRONICS PVT. LTD. 发明人 GUPTA NITIN
分类号 H03K3/00 主分类号 H03K3/00
代理机构 代理人
主权项
地址