发明名称 Timing analysis apparatus and method for semiconductor integrated circuit in consideration of power supply and ground noises
摘要 In a timing analysis apparatus for use in a semiconductor integrated circuit, which analyzes operation timing of a semiconductor integrated circuit having a logic gate circuit including a plurality of logic gates, a controller detects at least one of a power supply voltage and a ground voltage of a power supply, decomposes the noise waveform into frequency components, classifies the frequency components into low-frequency components lower than a predetermined threshold frequency and high-frequency components higher than the threshold frequency, calculates a static delay time of each of the logic gates due to the low-frequency components, calculates a dynamic delay time of each of the logic gates due to the high-frequency components, and determines a delay time of each of the logic gates by synthesizing the calculated respective delay times.
申请公布号 US8020130(B2) 申请公布日期 2011.09.13
申请号 US20080254295 申请日期 2008.10.20
申请人 SEMICONDUCTOR TECHNOLOGY ACADEMIC RESEARCH CENTER 发明人 NAGATA MAKOTO
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址