发明名称 Logic circuit testing with reduced overhead
摘要 An integrated circuit may have a circuit under test. The integrated circuit may have a clock generation circuit that receives a reference clock from a tester and that generates a corresponding core clock. The integrated circuit may have a built in self test circuit and a clock synthesizer that receives the core clock. The built in self test circuit may provide clock synthesizer control signals that direct the clock synthesizer to produce test clock signals at various test clock frequencies. The test clock at the test clock frequencies may be applied to the circuit under test during circuit testing. The circuit under test may assert a pass signal when the circuit tests are completed successfully. The built in self test circuit may inform the tester of the maximum clock frequency at which the circuit under test successfully passes testing.
申请公布号 US7996743(B1) 申请公布日期 2011.08.09
申请号 US20080060805 申请日期 2008.04.01
申请人 ALTERA CORPORATION 发明人 TAN TZE SIN;GHOSH DASTIDAR JAYABRATA
分类号 G01R31/28;G01R31/00;G04F1/00;G06F11/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址
您可能感兴趣的专利