发明名称 Clock and data recovery circuit
摘要 A clock and data recovery circuit including a phase synchronization loop including an oscillator, the oscillation frequency of which is variably controlled, the phase synchronization loop performing phase-synchronization of a clock signal output from the oscillator with an input data signal. The circuit also includes a discriminator circuit, responsive to a clock signal for discrimination, for discriminating the input data signal and outputting the discriminated signal. The circuit further includes a phase detector circuit for detecting the phase difference between an output data signal, discriminated and output by the discriminator circuit, and the input data signal. The circuit also includes a phase shift circuit for shifting the phase of the clock signal, output from the oscillator, based on a comparison result output from the phase detector circuit. The clock signal, which is output from the phase shift circuit, is supplied as the clock signal for discrimination to the discriminator circuit.
申请公布号 US7983370(B2) 申请公布日期 2011.07.19
申请号 US20040582145 申请日期 2004.11.26
申请人 NEC CORPORATION 发明人 WADA SHIGEKI
分类号 H04L7/00;H03L7/07;H03L7/081;H03L7/087;H04L7/033 主分类号 H04L7/00
代理机构 代理人
主权项
地址