发明名称 SYSTEM AND METHOD OF USING COMMON ADDER CIRCUITRY FOR BOTH A HORIZONTAL MINIMUM INSTRUCTION AND A SUM OF ABSOLUTE DIFFERENCES INSTRUCTION
摘要 A system which uses common adder circuitry to perform either one of a horizontal minimum instruction and a sum of absolute differences instruction including multiple adders, a sum circuit, a compare circuit, and a routing circuit. The input operands include multiple digital values which are delivered by the routing circuit to the adders depending upon which instruction is indicated. Each adder determines a difference between a pair of digital values. The differences are grouped and summed together by the sum circuit for the sum of absolute differences instruction. The adders are paired together for the horizontal minimum instruction, in which each pair provides carry and propagate outputs. The upper portions of a pair of digital values are compared by the upper adder and the lower portions are compared by the lower adder, and the carry and propagate outputs are collectively used to determine the minimum value.
申请公布号 US2011099214(A1) 申请公布日期 2011.04.28
申请号 US20090605753 申请日期 2009.10.26
申请人 VIA TECHNOLOGIES, INC. 发明人 STORTZ ROCHELLE L.;BERTRAM RAYMOND A.
分类号 G06F7/00 主分类号 G06F7/00
代理机构 代理人
主权项
地址