发明名称 System and method for implementing a digital phase-locked loop
摘要 An apparatus for implementing a digital phase-locked loop includes a voltage-controlled oscillator that generates a primary clock signal in response to a VCO control voltage. Detection means generates counter control signals, including count up signals and count down signals, to indicate a current relationship between the primary clock signal and a reference signal. An up/down counter then either increments or decrements a counter value in response to corresponding counter control signals. The counter value is then converted by a digital-to-analog converter into the VCO control voltage for adjusting the frequency of the primary clock signal generated by the voltage-controlled oscillator. In alternate embodiments, the foregoing up/down counter may be utilized to adjust the frequency of the voltage-controlled oscillator in proportion to the counter value by utilizing appropriate techniques other than generating a VCO control voltage with a digital-to-analog converter.
申请公布号 US7932760(B2) 申请公布日期 2011.04.26
申请号 US20100657365 申请日期 2010.01.19
申请人 SONY CORPORATION;SONY ELECTRONICS INC. 发明人 GRIFFITHS BERNARD J.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址