发明名称 Digital phase locked loop with dithering
摘要 An embodiment of the present invention provides a phase locked loop that operates on clock signals derived from an RF clock signal generated by the phase locked loop. A frequency reference input provides a reference clock. A controllable oscillator generates the RF clock signal. A phase detection circuit operates on the reference clock to provide digital phase error samples indicative of a phase difference between the reference clock and the RF clock. A dithering circuit is coupled to the reference signal and injects a short sequence dither signal into the reference signal in order to overcome quantization noise and thereby improve RMS phase-error detection for integer channels.
申请公布号 US7920081(B2) 申请公布日期 2011.04.05
申请号 US20100841354 申请日期 2010.07.22
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 WAHEED KHURRAM;SHEBA MAHBUBA;STASZEWSKI ROBERT BOGDAN;VAMVAKOS SOCRATES
分类号 H03M1/06 主分类号 H03M1/06
代理机构 代理人
主权项
地址