发明名称 SERIAL ANALOG-TO-DIGITAL CONVERTER
摘要 1,222,925. Selective signalling. UNITED AIRCRAFT CORP. 23 June, 1969 [14 Nov., 1968], No. 31626/69. Heading G4H. In an analogue-to-digital converter of the type in which a known voltage is successively modified until it balances the unknown voltage, the known voltage is produced under the control of a shift register 10, Fig. 1, via a D/A converter 18. Initially, as described, a one is set .into the highest stage, stage 4, of the shift register, see cycle 1, t 0 , Fig.. 2, the contents of the register are compared 20 with the analogue input and the result of the comparison X, is set into a result register 24. The contents of the shift register are then shifted with cyclic feedback from stage 1 to stage 4 until the one is detected in stage 0. In cycle 1, this occurs at clock-pulse t. 4 . The one bit having been detected in stage 0, the control circuit is such that (a) the next clock pulse causes a simple shift, without feedback, the bit in the result register being shifted into stage 4, and (b) subsequent shift pulses until the first clock pulse of the next cycle cause shifts with feedback from stage 0 to stage 4, referred to as " long shifts ". Since clockpulse t 4 is the last clock-pulse of cycle 1, the next clock-pulse is t 0 of cycle 2. This causes the simple shift mentioned at (2) above, and also, since gates 14, Fig. 1, are open at t 0 time, a further comparison the result X 2 of which is put into the result register. Clock-pulses t 1 , t 2 and t 3 then cause short shifts, clock pulse t 4 causes a simple shift without feedback, and clock pulse t 0 of cycle 3 causes a long shift. A further comparison then takes place and the result X 3 is put into the result register. This process continues until at the end of cycle 5 the digitized form of the input analogue is assembled in the shift register. Subsequent clock pulses merely cause long shifts and the data can be read out at any time. Upon receipt of a " convert " instruction, the register is cleared, a one is set in its stage 4 and digitizing cycles follow as above.
申请公布号 GB1222925(A) 申请公布日期 1971.02.17
申请号 GB19690031626 申请日期 1969.06.23
申请人 UNITED AIRCRAFT CORPORATION 发明人
分类号 H03M1/00 主分类号 H03M1/00
代理机构 代理人
主权项
地址