发明名称 FORMING SILICON TRENCH ISOLATION (STI) IN SEMICONDUCTOR DEVICES SELF-ALIGNED TO DIFFUSION
摘要 Silicon trench isolation (STI) is formed between adjacent diffusions in a semiconductor device, such as between bitlines in a memory array. The STI may be self-aligned to the diffusions, and may prevent misaligned bitline (BL) contacts from contacting silicon outside of the corresponding bitlines. The bitline contacts may have sufficient overlap of the bitlines to ensure full coverage by the bitlines. Bitline oxides formed over buried bitlines may be used to self-align trenches of the STI to the bitlines. The STI trenches may be lined with a CMOS spacer, salicide blocking layer and/or a contact etch stop layer. STI may be formed after Poly-2 etch or after word line salicidation. The memory cells may be NVM devices such as NROM, SONOS, SANOS, MANOS, TANOS or Floating Gate (FG) devices.
申请公布号 US2011057241(A1) 申请公布日期 2011.03.10
申请号 US20100901681 申请日期 2010.10.11
申请人 IRANI RUSTOM;GIVANT AMICHAI 发明人 IRANI RUSTOM;GIVANT AMICHAI
分类号 H01L27/088 主分类号 H01L27/088
代理机构 代理人
主权项
地址